## FEATURES

- Boundary Conduction Mode PFC Controller for Pre-regulator
- Zero-crossing Compensation to Minimum THD of AC Input Current
- Precise Adjustable Output Over-voltage Protection
- Ultra-low ( $15 \mu \mathrm{~A}$ ) Start-up Current.
- Low ( 0.46 mA ) Quiescent Current
- On-chip Filter on Current Sense Pin
- Disable Function
- -600/+800mA Peak Gate Drive Current
- Available in SOIC8 and DIP-8 Packages


## APPLICATIONS

- Offline Adaptor
- Electronic Ballast
- LLC Front End
- Other PFC Pre-regulators

All MPS parts are lead-free and adhere to the RoHS directive. For MPS green status, please visit MPS website under Quality Assurance.
"MPS" and "The Future of Analog IC Technology" are Registered Trademarks of Monolithic Power Systems, Inc.
Other Patents Pending.

## TYPICAL APPLICATION



## ORDERING INFORMATION

| Part Number | Package | Top Marking | Junction Temperature (TJ) |
| :---: | :---: | :---: | :---: |
| MP44010HS* | SOIC8 | MP44010 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| MP44010HP** | DIP8 | MP44010 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |

* For Tape \& Reel, add suffix -Z (e.g. MP44010HS-Z).

For RoHS compliant packaging, add suffix -LF (e.g. MP44010HS-LF-Z)
**For RoHS compliant packaging, add suffix -LF (e.g. MP44010HP-LF)
PACKAGE REFERENCE

ABSOLUTE MAXIMUM RATINGS
Supply Voltage $\mathrm{V}_{\mathrm{IN}}$ -0.5 V to 22 V
Analog Inputs and Outputs ..... -0.3 V to 8 V
ZCS Max. current. ..... -50 mA to 10 mA
Continuous Power Dissipation ..... $\left(\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}\right)^{(2)}$
SOIC8 ..... 1.4W
DIP8 ..... 1.2W
Junction Temperature ..... $150^{\circ} \mathrm{C}$
Lead Temperature (Solder) ..... $260^{\circ} \mathrm{C}$
Storage Temperature

$\qquad$

$$
-55^{\circ} \mathrm{C} \text { to }+150^{\circ} \mathrm{C}
$$

Recommended Operating Conditions ..... (3)
Supply Voltage VIN ..... 13.4 V to 22 V
Analog inputs and outputs

$\qquad$
-0.3 V to 6.5 VMaximum Junction Temp. ( $\mathrm{T}_{\mathrm{J}}$ ).$+125^{\circ} \mathrm{C}$

| Thermal Resistance ${ }^{(4)}$ | $\theta_{J A}$ | $\theta_{J C}$ |
| :---: | :---: | :---: |
| SOIC8 | .. 90 | 45... ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| DIP8 | . 105 | 45... ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

## Notes:

1) Exceeding these ratings may damage the device.
2) The maximum allowable power dissipation is a function of the maximum junction temperature $\mathrm{T}_{\mathrm{J}}(\mathrm{MAX})$, the junction-toambient thermal resistance $\theta_{\mathrm{JA}}$, and the ambient temperature $\mathrm{T}_{\mathrm{A}}$. The maximum allowable continuous power dissipation at any ambient temperature is calculated by $D(M A X)=\left(T_{J}(M A X)-T_{A}\right) / \theta_{J A}$. Exceeding the maximum allowable power dissipation will cause excessive die temperature, and the regulator will go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage.
3) The device is not guaranteed to function outside of its operating conditions.
4) Measured on JESD51-7, 4-layer PCB.

ELECTRICAL CHARACTERISTICS
$\mathrm{V}_{\mathrm{IN}}=15 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{J}}=+25^{\circ} \mathrm{C}$, unless otherwise noted

| Parameter | Symbol | Condition | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Supply Voltage |  |  |  |  |  |  |
| Operating Range | $\mathrm{V}_{\text {IN }}$ | After turn on | 10.7 |  | 22 | V |
| Turn On Threshold | $\mathrm{V}_{\text {IN_on }}$ |  | 11 | 12.4 | 13.4 | V |
| Turn Off Threshold | $\mathrm{V}_{\text {IN_off }}$ |  | 8.7 | 9.8 | 10.7 | V |
| Hysteresis | $\mathrm{V}_{\text {IN_hys }}$ |  | 2.2 |  | 3 | V |
| Zener Voltage | $\mathrm{V}_{\mathrm{z}}$ | $\mathrm{I}_{1 \times}=20 \mathrm{~mA}$ | 22 | 25 | 28 | V |
| Supply Current |  |  |  |  |  |  |
| Start-up Current | $\mathrm{I}_{\text {startup }}$ | $\mathrm{V}_{\text {IN }}=11 \mathrm{~V}$ |  | 15 | 40 | $\mu \mathrm{A}$ |
| Quiescent Current | $\mathrm{I}_{\mathrm{G}}$ | No switch |  | 0.46 | 0.65 | mA |
| Operating Current | $\mathrm{I}_{\mathrm{cc}}$ | $\mathrm{F}_{\mathrm{s}}=70 \mathrm{kHz}, \mathrm{C}_{\text {LOAD }}=1 \mathrm{nF}$ |  | 1.6 | 2.5 | mA |
| Multiplier |  |  |  |  |  |  |
| Input Bias Current | $I_{\text {mult }}$ |  |  |  | -1 | $\mu \mathrm{A}$ |
| Linear Operation Range | $\mathrm{V}_{\text {mult }}$ |  | 0 to 3 |  |  | V |
| Output Max. Slope | $\Delta \mathrm{V}_{\text {CS }} / \Delta \mathrm{V}_{\text {MULT }}$ |  | 1.62 | 1.85 |  | V/V |
| Gain ${ }^{(5)(6)}$ | K |  |  | 0.64 | 0.82 | 1/V |
| Error Amplifier |  |  |  |  |  |  |
| Feedback Voltage | $\mathrm{V}_{\text {FB }}$ |  | 2.465 | 2.5 | 2.535 | V |
| Feedback Voltage Line <br> Regulation | $V_{\text {Fb_LR }}$ | $\mathrm{VIN}=10.7 \mathrm{~V}$ to 22 V |  | 2 | 5 | mV |
| Feedback Bias Current | $\mathrm{I}_{\text {FB }}$ |  |  |  | 0.2 | $\mu \mathrm{A}$ |
| Open Loop Voltage Gain | $\mathrm{G}_{V}$ |  | 60 | 80 |  | dB |
| Gain-Bandwidth Product | GB |  |  | 1 |  | MHz |
| Source Current | $\mathrm{I}_{\text {comp_source }}$ |  | -2 | -4 | -5 | mA |
| Sink Current | $\mathrm{I}_{\text {comp_sink }}$ |  | 2.5 | 5.5 |  | mA |
| Upper Clamp Voltage | $\mathrm{V}_{\text {Comp_H }}$ |  | 5.3 | 6 | 6.6 | V |
| Lower Clamp Voltage | $\mathrm{V}_{\text {COMP_L }}$ |  | 2. | 2.2 | 2.4 | V |
| Current Sense Comparator |  |  |  |  |  |  |
| Input Bias Current | $\mathrm{I}_{\text {cs }}$ |  |  |  | -1 | $\mu \mathrm{A}$ |
| Delay | $\mathrm{T}_{\mathrm{DT}}$ |  |  | 300 | 450 | ns |
| Current Sense Clamp Voltage | $\mathrm{V}_{\text {CS_Clamp }}$ |  | 1.6 | 1.72 | 1.83 | V |
| Current Sense Offset | $V_{\text {cs_Offet }}$ | $\mathrm{V}_{\text {MULT }}=0 \mathrm{~V}$ |  | 30 |  | mV |
|  |  | $\mathrm{V}_{\text {MULT }}=2.5 \mathrm{~V}$ |  | 5 |  | mV |
| Zero Current Sensor |  |  |  |  |  |  |
| Upper Clamp Voltage | $\mathrm{V}_{\text {ZCSclamp_H }}$ | $\mathrm{Izcs}=2.5 \mathrm{~mA}$ | 7.2 | 7.8 | 8.3 | V |

ELECTRICAL CHARACTERISTICS (continued)
$\mathrm{V}_{\mathrm{IN}}=15 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{J}}=+\mathbf{2 5 ^ { \circ }} \mathrm{C}$, unless otherwise noted.

| Parameter | Symbol | Condition | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Lower Clamp Voltage | $\mathrm{V}_{\text {ZCSclamp }} \mathrm{L}$ | $\mathrm{I}_{\mathrm{zcs}}=-2.5 \mathrm{~mA}$ | 0.3 | 0.55 | 0.8 | V |
| Zero Current Sensing Threshold | $\mathrm{V}_{\text {zcs_H }}$ | $\mathrm{V}_{\mathrm{zcs}}$ rising |  | 2.1 | 2.3 | V |
|  | $\mathrm{V}_{\text {zCs_L }}$ | $\mathrm{V}_{\mathrm{zcs}}$ falling | 1.15 | 1.35 |  | V |
| ZCS_EN Threshold | $\mathrm{V}_{\text {ZCS_EN_R }}$ | $\mathrm{V}_{\mathrm{zcs}}$ rising |  | 310 |  | mV |
| ZCS_EN Hysteresis | $V_{\text {ZCS_EN_hys }}$ |  |  | 120 |  | mV |
| Source Current Capability | $\mathrm{I}_{\text {Zcs_source }}$ |  | 3 |  |  | mA |
| Restart Current After Disable | $\mathrm{I}_{\text {ccs_res }}$ |  | 60 | 85 |  | $\mu \mathrm{A}$ |
| Re-Starter |  |  |  |  |  |  |
| Re-Start Time | $\mathrm{T}_{\text {start }}$ |  | 80 | 175 | 280 | $\mu \mathrm{s}$ |
| Over-Voltage |  |  |  |  |  |  |
| Dynamic OVP Current | lovp |  | 30 | 40 | 50 | $\mu \mathrm{A}$ |
| Hysteresis | lovp_Hys |  |  | 30 |  | $\mu \mathrm{A}$ |
| Static OVP Threshold | $\mathrm{V}_{\text {OVP }}$ |  | 2 | 2.2 | 2.4 | V |
| Gate Driver |  |  |  |  |  |  |
| Dropout Voltage | $\mathrm{V}_{\mathrm{OH}}$ | $\mathrm{I}_{\text {GDsource }}=20 \mathrm{~mA}$ |  | 2.4 | 2.7 | V |
|  |  | $\mathrm{I}_{\text {GDsource }}=200 \mathrm{~mA}$ |  | 3.9 | 5.1 | V |
|  | $\mathrm{V}_{\mathrm{OL}}$ | $\mathrm{I}_{\text {GDSink }}=200 \mathrm{~mA}$ |  | 0.5 | 1.5 | V |
| Voltage Fall Time | $\mathrm{T}_{\mathrm{f}}$ |  |  | 30 | 70 | ns |
| Voltage Rise Time | $\mathrm{T}_{\mathrm{r}}$ |  |  | 40 | 80 | ns |
| Max Output Drive Voltage | $\mathrm{V}_{\text {D_max }}$ |  | 12 | 13.5 | 15 | V |
| Source Current Capability | $I_{\text {Gate_source }}$ |  |  | -600 |  | mA |
| Sink Current Capability | $\mathrm{I}_{\text {Gate_sink }}$ |  |  | 800 |  | mA |
| UVLO Saturation Voltage | $\mathrm{V}_{\text {Saturation }}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=0 \text { to } \mathrm{V}_{\mathrm{IN} \text { _oN }}, \\ & \mathrm{I}_{\text {Gate_sink }}=10 \mathrm{~mA} \end{aligned}$ |  |  | 0.3 | V |

## Note:

5) The multiplier output is given by: $\mathrm{V}_{\text {cs }}=\mathrm{K} \cdot \mathrm{V}_{\text {MUTL }} \cdot\left(\mathrm{V}_{\text {COMP }}-2.5\right)$
6) Guaranteed by design.

TYPICAL PERFORMANCE CHARACTERISTICS

$V_{\text {IN }}$ Zener Voltage vs. $\mathrm{T}_{\mathrm{J}}$


OVP Current vs. $\mathrm{T}_{\mathrm{J}}$


Feedback Reference vs. $\mathrm{T}_{\mathbf{J}}$


Multiplier Characteristic



Multiplier Gain vs. $\mathbf{T}_{\mathbf{J}}$


TYPICAL PERFORMANCE CHARACTERISTICS (continued)

ZCS Clamp Levels vs. $\mathrm{T}_{\mathrm{J}}$


Gate-drive Output
High Saturation


Gate-drive Output
Low Saturation


## TYPICAL PERFORMANCE CHARACTERISTICS (continued)

Performance waveforms are generated using the evaluation board built with design example on page 11. $\mathrm{V}_{\mathrm{ac}}=220 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=400 \mathrm{~V}, \mathrm{P}_{\text {out }}=100 \mathrm{~W}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.


## Zero-crossing Compensation

Harmonics
$\mathrm{V}_{\mathrm{ac}}=85 \mathrm{~V}$



## PIN FUNCTIONS

| Pin \# | Name | Description |
| :---: | :---: | :--- |
| 1 | FB | Feedback pin. The output voltage is fed into this pin through a resistor divider. |
| 2 | COMP | Output of the error amplifier. A compensation network is connected between this pin and FB <br> pin. |
| 3 | MULT | Input of the multiplier. Connect this pin to the rectified main voltage via a resistor divider to <br> provide the sinusoidal reference for the current control loop. |
| 4 | CS | Current sense pin. The current through MOSFET is fed into this pin via a resistor. The <br> resulting voltage on this pin is compared with the output of internal multiplier to get an internal <br> sinusoidal-shaped reference, to determine MOSFET's turn-off. On-chip R/C filter can reduce <br> high frequency noise on this pin. |
| 5 | ZCS | Inductor's zero-crossing current sensing input. A negative-transition edge triggers MOSFET's <br> turn-on. |
| 6 | GND | Ground. |
| 7 | GATE | Gate driver output. The high output current of the gate driver is able to drive low-cost power <br> MOSFET. The high-level voltage of this pin is clamped to 12V in case this pin is supplied with <br> a high VCC. |
| 8 | VIN | Supply voltage of both the signal path of the IC and the gate driver. A bypass capacitor from <br> this pin to ground is needed to reduce noise. |

## BLOCK DIAGRAM



Figure 1—Functional Block Diagram

## OPERATION

The MP44010 is a boundary conduction mode PFC controller which is optimized for the PFC pre-regulator up to 300 W and fully complies with the IEC1000-3-2 specification.

## Output Voltage Regulation

The output voltage is sensed at the FB pin through a resistor divider from output voltage to ground. The accurate on-chip reference voltage and the high performance error amplifier regulate the output voltage accurately.

## Over-Voltage Protection (OVP)

The MP44010 offers two stages of over-voltage protection: dynamic over-voltage protection and static over-voltage protection. With two-stage protection, the circuit can operate reliably.
The MP44010 achieves OVP by monitoring the current flow through the COMP pin.

At steady-state operation, the current flow through high-side feedback resistor R9 and lowside feedback resistor R10 is:

$$
I_{R 9}=\frac{V_{O}-V_{F B}}{R 9}=I_{R 10}=\frac{V_{F B}}{R 10}
$$

If there is an abrupt rise on the output ( $\Delta \mathrm{V}_{\mathrm{O}}$ ), and the compensation network connected between FB pin and COMP pin takes time to achieve high power factor (PF) due to the long RC time constant. The voltage on FB pin will still be kept at the reference value. The current through R10 remains equal to $\mathrm{V}_{\mathrm{FB}} / \mathrm{R} 10$, but the current through R9 will become:

$$
I_{R 9}^{\prime}=\frac{V_{O}+\Delta V_{O}-V_{F B}}{R 9}
$$

This current has to flow into the COMP pin. At the same time, this current is monitored inside the chip. If it rises to $35 \mu \mathrm{~A}$, the output voltage of the multiplier will be forced to decrease and the energy delivering to output will be reduced. If this current continues to rise to about $40 \mu \mathrm{~A}$, the dynamic OVP could be triggered. Consequently, the gate driver is blocked to turn off the external power MOSFET and the device enters an idle state. This state is maintained until the current falls below $10 \mu \mathrm{~A}$, the point at which, the internal starter will be re-enabled and allows the switching to restart.

When the load is very light, the output voltage tends to stay steadily above the nominal value. In this condition, the error amplifier output will saturate low. When the error amplifier output is lower than 2.2 V , static OVP will be triggered. Consequently, the gate driver will be blocked to turn off the external power MOSFET and the device enters an idle state. Normal operation is resumed once the error amplifier output goes back into the regulated region.


Figure 2—OVP Detector Block

## Disable Function

The MP44010 can be disabled by pulling the zero current sensing (ZCS) pin lower than 190 mV . This can help to further reduce quiescent current when the PFC pre-regulator needs to be shutdown. After releasing the ZCS pin, it will stay at lower clamp voltage when there is no external voltage from auxiliary winding.

## Boundary Conduction Mode



Figure 3-ZCS, Triggering and Disable Block

When the current of the Boost inductor reaches zero, the voltage on the inductor will be reversed. Then ZCS generates the turn-on signal of the MOSFET by sensing the falling edge of the voltage on the auxiliary winding coupled with the inductor. If the voltage of the ZCS pin rises above 2.1 V , the comparator waits until the voltage falls below 1.35 V . Once the voltage falls below 1.35 V , the MP44010 turns on the MOSFET. The 7.8 V high clamp and 0.55 V low clamp protect the ZCS pin . The internal $175 \mu \mathrm{~s}$ timer generates a signal to turn on the MOSFET if the driver signal has been low for more than $175 \mu \mathrm{~s}$. This also allows the MOSFET to turn on during start-up period since no signal is generated from ZCD then.

## Zero-crossing Compensation

The MP44010 offers 30 mV voltage offset for multiplier output near the zero-crossing of the line voltage which can force the circuit to process more energy at the bottom of the line voltage. With this function, the THD of the current could be evidently reduced.

To prevent redundant energy, this offset is reduced as the instantaneous line voltage increases. Therefore the offset will be negligible near the top of the line voltage.

## Power Factor Correction

The MP44010 senses the inductor current through the current sense pin and compares to the sinusoidal-shaped signal which is generated
from the output of the multiplier. When the external power MOSFET turns on, the inductor current rises linearly. When the peak current hits the sinusoidal-shaped signal, the external power MOSFET begins to turn off and the diode turns on. The inductor current also begins to fall. When the inductor current reaches zero, the power MOSFET begins to turn on again, which causes the inductor current to start rising again. The power circuit works in boundary conduction mode, and the envelope of the inductor current is sinusoidal-shaped. The average input current is half of the peak current, so the average input current is also sinusoidal-shaped. A high power factor can be achieved through this control method.


Figure 4-Inductor Current Waveform
The control flow chart of the MP44010 is shown in Figure 5.


Figure 5-Control Flow Chart

## Layout Guide

For boundary mode PFC operation, the output is fed back to FB pin and is compared with the reference voltage. So a constant reference voltage is very important for output voltage accuracy. Therefore, the wire from FB pin to the feedback resistors should be as short as possible.
The envelope of the inductor current is from the multiplier output which is generated by rectified AC voltage. Therefore a good layout should keep MULT pin immune to noise. It is recommended that placing a small ceramic cap from MULT pin to GND.

For zero current sensing, R5 should be placed close to ZCS and a long connection wire should be avoided. If the long wire is necessary, a small bypass cap is needed to avoid noise.
For inductor current sensing, although there is on-chip filter on CS pin, it is still recommended that the wire from current sensing resistor to CS pin should be as short as possible to prevent falsely turning off MOSFET. If it is difficult to
achieve using short wire, an external filter from sensing resistor to CS pin is recommended.
To keep the chip operating with a stable VIN voltage, a big E-cap and a small ceramic cap are good combination as VIN caps. In addition, the VIN caps should be close to VIN pin to prevent VIN voltage fluctuation.

Please see the MP44010 demo board for recommended layout.

## Design Example

## Case 1:

Below is a design example following the application guideline for the specifications:

| $\mathbf{V}_{\text {ac }}$ | $85 \sim 265 \mathrm{~V}$ |
| :---: | :---: |
| $\mathrm{~V}_{\text {out }}$ | 400 V |
| Pout | 100 W |

The detailed application schematic is shown in Figure 6. The typical performance and circuit waveforms have been shown in the Typical Performance Characteristics section. For more possible applications of this device, please refer to related Evaluation Board Datasheets.


Figure 6-100W MP44010 Design Example

## Case 2:

At light load, the power loss can be saved by inserting LN60A01 to disconnect the resistor of voltage divider. The implement circuit is shown in the Figure 7.

At light load, the pin 9 of HR1000 is asserted low
when it operates at burst mode, and the signal generated from pin 9 is applied to synchronize the ON/OFF of MP44010; it also can drive LN60A1 to connect or disconnect resistor of voltage divider at the same time. And the control signal of LN60A01 also can be external signal from MCU system. For more details, please refer to AN of MP44010.


Figure 7—Power Consumption Reduction with LN60A01

## PACKAGE INFORMATION

## SOIC8



FRONT VIEW


SIDE VIEW

## NOTE:

1) CONTROL DIMENSION IS IN INCHES. DIMENSION IN BRACKET IS IN MILLIMETERS.
2) PACKAGE LENGTH DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS.
3) PACKAGE WIDTH DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSIONS.
4) LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.004" INCHES MAX.
5) DRAWING CONFORMS TO JEDEC MS-012, VARIATION AA.
6) DRAWING IS NOT TO SCALE.

## DIP8



FRONT VIEW


SIDE VIEW

## NOTE:

1) CONTROL DIMENSION IS IN INCHES DIMENSION IN BRACKET IS IN MILLIMETERS
2) PACKAGE LENGTH AND WIDTH DO NOT INCLUDE MOLD FLASHOR PROTRUSIONS.
3) DRAWING CONFORMS TO JEDEC MS001, VARIATION BA
4) DRAWING IS NOT TO SCALE

NOTICE: The information in this document is subject to change without notice. Users should warrant and guarantee that third party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.

